This study is about creation of a Matlab program that suggests and automatically generates a Phase to Sine Amplitude Converter (PSAC) in the hardware language VHDL, suitable for Direct Digital Frequency Synthesis (DDFS). Main hardware target is Field Programmable Gate Arrays (FPGAs).
Focus in this report is how an FPGA works, different methods for sine amplitude generation and their signal qualities vs the hardware resources they use.
Source: Linköping University
Author: Källström, Petter
>> MATLAB Project Ideas and Titles for Electrical & Electronics Engineering Students
>> Top 50+ MATLAB based Simulation Mini Project Topics & Final Year Project Titles for ECE Students